Invention Grant
- Patent Title: Embedded die packaging for power semiconductor devices
-
Application No.: US17728220Application Date: 2022-04-25
-
Publication No.: US11776883B2Publication Date: 2023-10-03
- Inventor: Cameron McKnight-MacNeil , Greg P. Klowak
- Applicant: GaN Systems Inc.
- Applicant Address: CA Kanata
- Assignee: GaN Systems Inc.
- Current Assignee: GaN Systems Inc.
- Current Assignee Address: CA Kanata
- Agency: Miltons IP/ p.i.
- Main IPC: H01L23/495
- IPC: H01L23/495 ; H01L23/482 ; H01L23/498 ; H01L23/522 ; H01L23/532 ; H01L29/20 ; H01L29/778 ; H01L23/00 ; H01L23/31

Abstract:
Embedded die packaging for high voltage, high temperature operation of power semiconductor devices is disclosed, wherein a power semiconductor die is embedded in laminated body comprising a layer stack of a plurality of dielectric layers and electrically conductive layers. For example, the dielectric layers comprise dielectric build-up layers of filled or fiber reinforced dielectric and conductive interconnect comprises copper layers and copper filled vias. A dielectric build-up layer, e.g. filled or glass fiber reinforced epoxy, forms an external surface of the package covering underlying copper interconnect, particularly in regions which experience high electric field during operation, such as between closely spaced source and drain interconnect metal. For example, the power semiconductor device comprises a GaN HEMT rated for operation at ≥100V wherein the package body has a laminated structure configured for high voltage, high temperature operation with improved reliability.
Public/Granted literature
- US20220246503A1 EMBEDDED DIE PACKAGING FOR POWER SEMICONDUCTOR DEVICES Public/Granted day:2022-08-04
Information query
IPC分类: