Invention Grant
- Patent Title: Semiconductor devices with backside power distribution network and frontside through silicon via
-
Application No.: US17452188Application Date: 2021-10-25
-
Publication No.: US11842967B2Publication Date: 2023-12-12
- Inventor: Kam-Tou Sio , Cheng-Chi Chuang , Chia-Tien Wu , Jiann-Tyng Tzeng , Shih-Wei Peng , Wei-Cheng Lin
- Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
- Applicant Address: TW Hsinchu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsinchu
- Agency: Sterne, Kessler, Goldstein & Fox P.L.L.C.
- The original application number of the division: US16656715 2019.10.18
- Main IPC: H01L23/495
- IPC: H01L23/495 ; H01L23/538 ; H01L23/00 ; H01L21/48

Abstract:
The present disclosure describes a semiconductor structure having a power distribution network including first and second conductive lines. A substrate includes a first surface that is in contact with the power distribution network. A plurality of backside vias are in the substrate and electrically coupled to the first conductive line. A via rail is on a second surface of the substrate that opposes the first surface. A first interlayer dielectric is on the via rail and on the substrate. A second interlayer dielectric is on the first interlayer dielectric. A third interlayer dielectric is on the second interlayer dielectric. First and top interconnect layers are in the second and third interlayer dielectrics, respectively. Deep vias are in the interlayer dielectric and electrically coupled to the via rail. The deep vias are also connected to the first and top interconnect layers. A power supply in/out layer is on the third interlayer dielectric and in contact with the top interconnect layer.
Information query
IPC分类: