Invention Grant
- Patent Title: Unselected sub-block source line and bit line pre-charging to reduce read disturb
-
Application No.: US17591361Application Date: 2022-02-02
-
Publication No.: US11894069B2Publication Date: 2024-02-06
- Inventor: Xiangyu Yang , Hong-Yan Chen , Ching-Huang Lu
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Lowenstein Sandler LLP
- Main IPC: G11C16/04
- IPC: G11C16/04 ; G11C16/26 ; G11C16/10 ; G11C16/30 ; G11C16/24 ; G11C16/08

Abstract:
A memory device includes unselected sub-block, which includes bit line; drain select (SGD) transistor coupled with bit line; a source voltage line; source select (SGS) transistor coupled with source voltage; and wordlines coupled with gates of string of cells, which have channel coupled between the SGS/SGD transistors. Control logic coupled with unselected sub-block is to: cause the SGD/SGS transistors to turn on while ramping the wordlines from a ground voltage to a pass voltage associated with unselected wordlines in preparation for read operation; cause, while ramping the wordlines, the channel to be pre-charged by ramping voltages on the bit line and the source voltage line to a target voltage that is greater than a source read voltage level; and in response to wordlines reaching the pass voltage, causing the SGD and SGS transistors to be turned off, to leave the channel pre-charged to the target voltage during the read operation.
Public/Granted literature
- US20230024346A1 UNSELECTED SUB-BLOCK SOURCE LINE AND BIT LINE PRE-CHARGING TO REDUCE READ DISTURB Public/Granted day:2023-01-26
Information query