Invention Grant
- Patent Title: Set of integrated standard cells
-
Application No.: US17544665Application Date: 2021-12-07
-
Publication No.: US11894382B2Publication Date: 2024-02-06
- Inventor: Olivier Weber , Christophe Lecocq
- Applicant: STMicroelectronics France , STMicroelectronics (Crolles 2) SAS
- Applicant Address: FR Montrouge
- Assignee: STMicroelectronics France,STMicroelectronics (Crolles 2) SAS
- Current Assignee: STMicroelectronics France,STMicroelectronics (Crolles 2) SAS
- Current Assignee Address: FR Montrouge; FR Crolles
- Agency: Seed IP Law Group LLP
- Priority: FR 13447 2020.12.17
- Main IPC: H01L27/12
- IPC: H01L27/12 ; H01L21/84 ; H01L21/8238 ; H01L27/02 ; H01L27/092

Abstract:
An integrated circuit includes at least a first standard cell framed by two second standard cells. The three cells are disposed adjacent to each other, and each standard cell includes at least one NMOS transistor and at least one least one PMOS transistor located in and on a silicon-on-insulator substrate. The at least one PMOS transistor of the first standard cell has a channel including silicon and germanium. The at least one PMOS transistor of each second standard cell has a silicon channel and a threshold voltage different in absolute value from the threshold voltage of said at least one PMOS transistor of the first cell.
Public/Granted literature
- US20220199648A1 SET OF INTEGRATED STANDARD CELLS Public/Granted day:2022-06-23
Information query
IPC分类: