Invention Grant
- Patent Title: Peak power management in a memory device
-
Application No.: US17983177Application Date: 2022-11-08
-
Publication No.: US11928343B2Publication Date: 2024-03-12
- Inventor: Liang Yu , Jonathan Scott Parry , Luigi Pilolli
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Schwegman Lundberg & Woessner, P.A.
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G06F12/0802

Abstract:
A variety of applications can include a memory device having a memory die designed to control a power budget for a cache and a memory array of the memory die. A first flag received from a data path identifies a start of a cache operation on the data and a second flag from the data path identifies an end of the cache operation. A controller for peak power management can be implemented to control the power budget based on determination of usage of current associated with the cache from the first and second flags. In various embodiments, the controller can be operable to feedback a signal to a memory controller external to the memory die to adjust an operating speed of an interface from the memory controller to the memory die. Additional devices, systems, and methods are discussed.
Public/Granted literature
- US20230067294A1 PEAK POWER MANAGEMENT IN A MEMORY DEVICE Public/Granted day:2023-03-02
Information query