- 专利标题: Chopper stabilized analog multiplier accumulator with binary weighted charge transfer capacitors
-
申请号: US17334887申请日: 2021-05-31
-
公开(公告)号: US12032926B2公开(公告)日: 2024-07-09
- 发明人: Martin Kraemer , Ryan Boesch , Wei Xiong
- 申请人: Redpine Signals, Inc.
- 申请人地址: US CA San Jose
- 专利权人: Ceremorphic, Inc.
- 当前专利权人: Ceremorphic, Inc.
- 当前专利权人地址: US CA San Jose
- 代理机构: File-EE-Patents.com
- 代理商 Jay A. Chesavage
- 主分类号: G06F7/544
- IPC分类号: G06F7/544 ; G06F7/523 ; H03K19/21 ; H03M1/46
摘要:
An architecture for a chopper stabilized multiplier-accumulator (MAC) uses a chop clock and common Unit Element (UE), the MAC formed as a plurality of MAC UEs receiving X and W values and a sign bit exclusive ORed with the chop clock, a plurality of Bias UEs receiving E value and a sign bit exclusive ORed with the chop clock, and a plurality of Analog to Digital Conversion (ADC) UEs which collectively perform a scalable MAC operation and generate a binary result. Each MAC UE, BIAS UE and ADC UE comprises groups of NAND gates with complementary outputs arranged in NAND-groups, each NAND gate coupled to a differential charge transfer bus through a binary weighted charge transfer capacitor. The analog charge transfer bus is coupled to groups of ADC UEs with an ADC controller which enables and disables the ADC UEs using successive approximation to determine the accumulated multiplication result.
公开/授权文献
信息查询