Invention Grant
- Patent Title: Aliased mode for cache controller
-
Application No.: US17847131Application Date: 2022-06-22
-
Publication No.: US12086064B2Publication Date: 2024-09-10
- Inventor: Abhijeet Ashok Chachad , Timothy David Anderson , Pramod Kumar Swami , Naveen Bhoria , David Matthew Thompson , Neelima Muralidharan
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas
- Agent Brian D. Graham; Frank D. Cimino; Xianghui Huang
- Main IPC: G06F12/08
- IPC: G06F12/08 ; G06F12/0811 ; G06F12/10

Abstract:
An apparatus includes first CPU and second CPU cores, a L1 cache subsystem coupled to the first CPU core and comprising a L1 controller, and a L2 cache subsystem coupled to the L1 cache subsystem and to the second CPU core. The L2 cache subsystem includes a L2 memory and a L2 controller configured to operate in an aliased mode in response to a value in a memory map control register being asserted. In the aliased mode, the L2 controller receives a first request from the first CPU core directed to a virtual address in the L2 memory, receives a second request from the second CPU core directed to the virtual address in the L2 memory, directs the first request to a physical address A in the L2 memory, and directs the second request to a physical address B in the L2 memory.
Public/Granted literature
- US20220327055A1 ALIASED MODE FOR CACHE CONTROLLER Public/Granted day:2022-10-13
Information query