- Patent Title: Accelerating predicated instruction execution in vector processors
-
Application No.: US17853790Application Date: 2022-06-29
-
Publication No.: US12164923B2Publication Date: 2024-12-10
- Inventor: Elliott David Binder , Onur Kayiran , Masab Ahmad
- Applicant: Advanced Micro Devices, Inc.
- Applicant Address: US CA Santa Clara
- Assignee: Advanced Micro Devices, Inc.
- Current Assignee: Advanced Micro Devices, Inc.
- Current Assignee Address: US CA Santa Clara
- Agency: Volpe Koenig
- Main IPC: G06F9/30
- IPC: G06F9/30 ; G06F9/38

Abstract:
Methods and systems are disclosed for processing a vector by a vector processor. Techniques disclosed include receiving predicated instructions by a scheduler, each of which is associated with an opcode, a vector of elements, and a predicate. The techniques further include executing the predicated instructions. Executing a predicated instruction includes compressing, based on an index derived from a predicate of the instruction, elements in a vector of the instruction, where the elements in the vector are contiguously mapped, then, after the mapped elements are processed, decompressing the processed mapped elements, where the processed mapped elements are reverse mapped based on the index.
Public/Granted literature
- US20240004656A1 ACCELERATING PREDICATED INSTRUCTION EXECUTION IN VECTOR PROCESSORS Public/Granted day:2024-01-04
Information query