Invention Grant
- Patent Title: Method and apparatus for an ultra low power VLSI implementation of the 128-bit AES algorithm using a novel approach to the shiftrow transformation
-
Application No.: US18525260Application Date: 2023-11-30
-
Publication No.: US12261937B2Publication Date: 2025-03-25
- Inventor: Alekhya Muthineni , Eugene John
- Applicant: The Board of Regents of the University of Texas System
- Applicant Address: US TX Austin
- Assignee: The Board of Regents of the University of Texas System
- Current Assignee: The Board of Regents of the University of Texas System
- Current Assignee Address: US TX Austin
- Agency: Smith, Gambrell & Russell, LLP
- Agent Gregory J. Kirsch
- Main IPC: H04L9/06
- IPC: H04L9/06 ; G06F1/26

Abstract:
The present techniques may provide improved processing and functionality of performance of the 128-bit AES Algorithm, which may provide improved power consumption. For example, in an embodiment, an encryption and decryption apparatus may comprise memory storing a current state matrix of an encryption or decryption process and a plurality of multiplexers configured to receive from the memory current elements of the state matrix stored in the memory, perform a cyclic shift on the received elements of the state matrix, and transmit the shifted elements to the memory for storage as a new state matrix.
Public/Granted literature
Information query