发明申请
US20050055173A1 Self-test architecture to implement data column redundancy in a RAM
有权
在RAM中实现数据列冗余的自检架构
- 专利标题: Self-test architecture to implement data column redundancy in a RAM
- 专利标题(中): 在RAM中实现数据列冗余的自检架构
-
申请号: US10658940申请日: 2003-09-09
-
公开(公告)号: US20050055173A1公开(公告)日: 2005-03-10
- 发明人: Steven Eustis , Krishnendu Mondal , Michael Ouellette , Jeremy Rowland
- 申请人: Steven Eustis , Krishnendu Mondal , Michael Ouellette , Jeremy Rowland
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 主分类号: G01R31/28
- IPC分类号: G01R31/28 ; G01R31/00 ; G06F19/00 ; G11C29/00 ; G11C29/12 ; G11C29/44
摘要:
Self-test architectures are provided to implement data column and row redundancy with a totally integrated self-test and repair capability in a Random Access Memory (RAM), either a Dynamic RAM (DRAM) or a Static Ram (SRAM), and are particularly applicable to compileable memories and to embedded RAM within microprocessor or logic chips. The invention uses two passes of self-test of a memory. The first pass of self-test determines the worst failing column, the column with the largest number of unique failing row addresses. After completion of the first pass of self-test, the spare column is allocated to replace the worst failing column. In the second pass of self-test, the BIST (Built In Self-Test) collects unique failing row addresses as it does today for memories with spare rows only. At the completion of the second pass of self-test, the spare rows are then allocated. Once the second pass of self-test is completed, the column and unique failing row addresses are transported to the e-fuse macros and permanently stored in the chip.
公开/授权文献
信息查询