- 专利标题: Non-volatile semiconductor memory device with multi-layer gate structure
-
申请号: US11020314申请日: 2004-12-27
-
公开(公告)号: US20050104120A1公开(公告)日: 2005-05-19
- 发明人: Masayuki Ichige , Yuji Takeuchi , Michiharu Matsui , Atsuhiro Sato , Kikuko Sugimae , Riichiro Shirota
- 申请人: Masayuki Ichige , Yuji Takeuchi , Michiharu Matsui , Atsuhiro Sato , Kikuko Sugimae , Riichiro Shirota
- 优先权: JP2001-158066 20010528; JP2001-201366 20010702; JP2002-143481 20020517; JP2002-150853 20020524
- 主分类号: G11C16/04
- IPC分类号: G11C16/04 ; H01L21/8247 ; H01L27/115 ; H01L29/15 ; H01L21/82
摘要:
A semiconductor device includes a semiconductor substrate, source and drain regions, a channel region, a gate insulating film, a charge storage layer, and a control gate electrode. The source and drain regions include first impurities of a first conductivity type. The channel region includes second impurities of a second conductivity type. The gate insulating film includes the second impurities in a region thereof located immediately above at least a portion of the channel region. The charge storage layer is formed on the gate insulating film. The control gate electrode is provided on the charge storage layer. The control gate electrode is formed on the charge storage layer and is electrically connected to the charge storage layer by a connection portion provided on a part of the charge storage layer, which is located immediately above at least a part of the region of the gate insulating film including the second impurities.
公开/授权文献
信息查询