发明申请
US20050136605A1 MOS transistor gates with thin lower metal silicide and methods for making the same
有权
具有薄的下金属硅化物的MOS晶体管栅极及其制造方法
- 专利标题: MOS transistor gates with thin lower metal silicide and methods for making the same
- 专利标题(中): 具有薄的下金属硅化物的MOS晶体管栅极及其制造方法
-
申请号: US10745454申请日: 2003-12-22
-
公开(公告)号: US20050136605A1公开(公告)日: 2005-06-23
- 发明人: Robert Murto , Luigi Colombo , Mark Visokay
- 申请人: Robert Murto , Luigi Colombo , Mark Visokay
- 主分类号: H01L21/28
- IPC分类号: H01L21/28 ; H01L21/336 ; H01L21/8238 ; H01L29/49 ; H01L21/3205 ; H01L21/44
摘要:
Methods are presented for fabricating transistor gate structures, wherein upper and lower metal suicides are formed above a gate dielectric. In one example, the lower silicide is formed by depositing a thin first silicon-containing material over the gate dielectric, which is implanted and then reacted with a first metal by annealing to form the lower silicide. A capping layer can be formed over the first metal prior to annealing, to prevent oxidation of the metal prior to silicidation, and a barrier layer can be formed over the lower silicide to prevent reaction with subsequently formed silicon material. In another example, the lower silicide is a multilayer silicide structure including a plurality of metal silicide sublayers.
公开/授权文献
信息查询
IPC分类: