Invention Application
- Patent Title: Memory circuit with shared redundancy
- Patent Title (中): 内存电路具有共享冗余
-
Application No.: US10745294Application Date: 2003-12-23
-
Publication No.: US20050146952A1Publication Date: 2005-07-07
- Inventor: Richard Ferrant , Francois Jacquet , Laurent Murillo
- Applicant: Richard Ferrant , Francois Jacquet , Laurent Murillo
- Priority: FR00/16035 20001208
- Main IPC: G06F11/20
- IPC: G06F11/20 ; G11C7/00 ; G11C29/00

Abstract:
An integrated circuit memory including at least two banks each provided with an array of storage elements having at least one redundancy column and each associated with specific sense amplifiers, a row of input/output buffer circuits common to the memory banks, and for each memory bank, a circuit for assigning the redundancy column to an input/output line connected to one of said buffers. The assigning can be performed, for a line of current rank, towards the columns of preceding rank and towards the columns of following rank.
Public/Granted literature
- US07180801B2 Memory circuit with shared redundancy Public/Granted day:2007-02-20
Information query