发明申请
- 专利标题: Block level routing architecture in a field programmable gate array
- 专利标题(中): 块级路由架构在现场可编程门阵列中
-
申请号: US11088621申请日: 2005-03-23
-
公开(公告)号: US20050184753A1公开(公告)日: 2005-08-25
- 发明人: Sinan Kaptanoglu
- 申请人: Sinan Kaptanoglu
- 专利权人: Actel Corporation, a California Corporation
- 当前专利权人: Actel Corporation, a California Corporation
- 主分类号: H01L27/118
- IPC分类号: H01L27/118 ; H03K19/177
摘要:
An FPGA architecture has top, middle and low levels. The top level of the architecture is an array of the B16×16 tiles arranged in a rectangular array and enclosed by I/O blocks on the periphery. On each of the four sides of a B16×16 tile, and also associated with each of the I/O blocks is a freeway routing channel. A B16×16 tile in the middle level of hierarchy is a sixteen by sixteen array of B1 blocks. The routing resources in the middle level of hierarchy are expressway routing channels M1, M2, and M3 including groups of interconnect conductors. At the lowest level of the semi-hierarchical FPGA architecture, there are block connect (BC) routing channels, local mesh (LM) routing channels, and direct connect (DC) interconnect conductors. Each BC routing channel is coupled to an expressway tab to provide access for each B1 block to the expressway routing channels M1, M2, and M3, respectively. Each BC routing channel has nine interconnect conductors which are grouped into three groups of three interconnect conductors. Each group of three interconnect conductors is connected to a first side of a Extension Block (EB) 3×3 switch matrix. A second side of each EB 3×3 switch matrix is coupled to the E-tab. Between adjacent B1 blocks , in both the horizontal and vertical directions, the leads on the second side of a first EB 3×3 switch matrix may be coupled to the leads on the second side of second EB3×3 switch matrix by BC criss-cross extension.
公开/授权文献
信息查询
IPC分类: