发明申请
- 专利标题: Method and circuit arrangement for resetting an integrated circuit
- 专利标题(中): 用于复位集成电路的方法和电路装置
-
申请号: US11117736申请日: 2005-04-29
-
公开(公告)号: US20050253638A1公开(公告)日: 2005-11-17
- 发明人: Stefan Dietrich , Thomas Hein , Patrick Heyne , Peter Schrogmeier
- 申请人: Stefan Dietrich , Thomas Hein , Patrick Heyne , Peter Schrogmeier
- 申请人地址: DE Munich
- 专利权人: Infineon Technologies AG
- 当前专利权人: Infineon Technologies AG
- 当前专利权人地址: DE Munich
- 优先权: DE102004021398.4 20040430
- 主分类号: G06F1/24
- IPC分类号: G06F1/24 ; G11C5/14 ; G11C11/4072 ; H01L21/82 ; H03K5/1534 ; H03L7/00
摘要:
The invention relates to a method for resetting at least one circuit part of an integrated circuit, in particular a synchronous semiconductor memory, in which a clock signal and a clock signal that is inverted with respect to the latter are provided in order to clock the integrated circuit, and in which, when a reset condition is present, an item of reset information is coded onto the clock signal or onto the inverted clock signal. The invention also relates to a circuit arrangement for carrying out the method according to the invention, having a clock suppression device and a decoder circuit, which is intended to extract the reset information from the clock signal or from the inverted clock signal.
公开/授权文献
信息查询