发明申请
US20060014376A1 Stacked via-stud with improved reliability in copper metallurgy
审中-公开
堆叠通孔,提高了铜冶金的可靠性
- 专利标题: Stacked via-stud with improved reliability in copper metallurgy
- 专利标题(中): 堆叠通孔,提高了铜冶金的可靠性
-
申请号: US11230841申请日: 2005-09-20
-
公开(公告)号: US20060014376A1公开(公告)日: 2006-01-19
- 发明人: Birendra Agarwala , Conrad Barile , Hormazdyar Dalal , Brett Engel , Michael Lane , Ernest Levine , Xiao Liu , Vincent McGahay , John McGrath , Conal Murray , Jawahar Nayak , Du Nguyen , Hazara Rathore , Thomas Shaw
- 申请人: Birendra Agarwala , Conrad Barile , Hormazdyar Dalal , Brett Engel , Michael Lane , Ernest Levine , Xiao Liu , Vincent McGahay , John McGrath , Conal Murray , Jawahar Nayak , Du Nguyen , Hazara Rathore , Thomas Shaw
- 申请人地址: US NY ARMONK
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人地址: US NY ARMONK
- 主分类号: H01L21/4763
- IPC分类号: H01L21/4763 ; H01L21/44 ; H01L21/31
摘要:
A multilevel semiconductor integrated circuit (IC) structure including a first interconnect level including a layer of dielectric material over a semiconductor substrate, the layer of dielectric material comprising a dense material for passivating semiconductor devices and local interconnects underneath; multiple interconnect layers of dielectric material formed above the layer of dense dielectric material, each layer of dielectric material including at least a layer of low-k dielectric material; and, a set of stacked via-studs in the low-k dielectric material layers, each of said set of stacked via studs interconnecting one or more patterned conductive structures, a conductive structure including a cantilever formed in the low-k dielectric material. The dielectric layer of each of the multiple interconnection levels includes a soft low-k dielectric material, wherein the cantilever and set of stacked via-studs are integrated within the soft low-k dielectric material to increase resistance to thermal fatigue crack formation. In one embodiment, each of the set of stacked via-studs in the low-k dielectric material layers is provided with a cantilever, such that the cantilevers are interwoven by connecting a cantilever on one level to a bulk portion of the conductor line on adjacent levels of interconnection, thereby increasing flexibility of stacked via-studs between interconnection levels.
信息查询
IPC分类: