Invention Application
- Patent Title: Method for patterning sub-lithographic features in semiconductor manufacturing
- Patent Title (中): 在半导体制造中图案化亚光刻特征的方法
-
Application No.: US10930228Application Date: 2004-08-31
-
Publication No.: US20060046498A1Publication Date: 2006-03-02
- Inventor: Francis Celii , Brian Smith , James Blatchford , Robert Kraft
- Applicant: Francis Celii , Brian Smith , James Blatchford , Robert Kraft
- Applicant Address: US TX Dallas 75251
- Assignee: Texas Instruments Incorporated
- Current Assignee: Texas Instruments Incorporated
- Current Assignee Address: US TX Dallas 75251
- Main IPC: H01L21/00
- IPC: H01L21/00

Abstract:
A method of forming a gate electrode (24′) for a metal-oxide-semiconductor (MOS) integrated circuit is disclosed. A hardmask layer (26), for example formed of silicon-rich nitride, is deposited over a polysilicon layer (24) from which the gate electrode (24′) is to be formed. An anti-reflective coating, or bottom anti-reflective coating or BARC, layer (29) is then formed over the hardmask layer (26), and photoresist (30) is photolithographically patterned to define the pattern of the gate electrode (24′), although to a wider, photolithographic, width (LW). The pattern is transferred from the photoresist (30) to the BARC layer (29). The remaining elements of the BARC layer (29) are then trimmed, preferably by a timed isotropic etch, to a sub-lithographic width (SW). This pattern is then transferred to the hardmask layer (26) by an anisotropic etch of that layer, using the trimmed BARC elements (29) as a mask. The hardmask layer elements (26′) then mask the etch of the underlying polysilicon layer (24), to define the gate electrodes (24′), having gate widths that are narrower than the minimum dimension available through photolithography.
Public/Granted literature
- US07300883B2 Method for patterning sub-lithographic features in semiconductor manufacturing Public/Granted day:2007-11-27
Information query
IPC分类: