Invention Application
US20060075012A1 Efficient implementation of DSP functions in a field programmable gate array
有权
在现场可编程门阵列中高效地实现DSP功能
- Patent Title: Efficient implementation of DSP functions in a field programmable gate array
- Patent Title (中): 在现场可编程门阵列中高效地实现DSP功能
-
Application No.: US11238123Application Date: 2005-09-28
-
Publication No.: US20060075012A1Publication Date: 2006-04-06
- Inventor: Deboleena Minz , Kailash Digari
- Applicant: Deboleena Minz , Kailash Digari
- Applicant Address: IN Noida, Uttar Pradesh
- Assignee: STMicroelectronics Pvt. Ltd.
- Current Assignee: STMicroelectronics Pvt. Ltd.
- Current Assignee Address: IN Noida, Uttar Pradesh
- Priority: IN1862/DEL/2004 20040928
- Main IPC: G06F7/38
- IPC: G06F7/38

Abstract:
An efficient implementation of DSP functions in a field programmable gate array (FPGA) using one or more computational blocks, each block having of a multiplier, an accumulator, and multiplexers. The structure implements most common DSP equations in a fast and a highly compact manner. A novel method for cascading these blocks with the help of dedicated DSP lines is provided, which leads to a very simple and proficient implementation of n-stage MAC operations.
Public/Granted literature
- US08112466B2 Field programmable gate array Public/Granted day:2012-02-07
Information query