发明申请
- 专利标题: Transistor or semiconductor device and method of fabricating the same
- 专利标题(中): 晶体管或半导体器件及其制造方法
-
申请号: US11179971申请日: 2005-07-11
-
公开(公告)号: US20060105510A1公开(公告)日: 2006-05-18
- 发明人: Jae Mun , Jong Lim , Woo Chang , Hong Ji , Ho Ahn , Hae Kim
- 申请人: Jae Mun , Jong Lim , Woo Chang , Hong Ji , Ho Ahn , Hae Kim
- 优先权: KR2004-93330 20041116
- 主分类号: H01L21/338
- IPC分类号: H01L21/338
摘要:
Provided are a transistor of a semiconductor device and method of fabricating the same. The transistor includes: an epitaxy substrate disposed on a semi-insulating substrate and having a buffer layer, a first Si planar doping layer, a first conductive layer, a second Si planar doping layer, and a second conductive layer, which are sequentially stacked, the second Si planar doping layer having a doping concentration different from that of the first Si planar doping layer; a source electrode and a drain electrode diffusing into the first Si planar doping layer to a predetermined depth and disposed on both sides of the second conductive layer to form an ohmic contact; and a gate electrode disposed on the second conductive layer between the source and drain electrodes and being in contact with the second conductive layer. In this structure, both isolation and switching speed of the transistor can be increased. Also, the maximum voltage limit applied to the transistor is increased due to increases in gate turn-on voltage and threshold voltage and a reduction in parallel conduction element. As a result, the power handling capability of the transistor can be improved, thus improving a high-power low-distortion characteristic and an isolation characteristic.
公开/授权文献
信息查询
IPC分类: