- 专利标题: Charge-trapping memory device and method of production
-
申请号: US11017194申请日: 2004-12-20
-
公开(公告)号: US20060134871A1公开(公告)日: 2006-06-22
- 发明人: Stefan Jakschik , Matthias Goldbach , Thomas Mikolajick , Thomas Hecht
- 申请人: Stefan Jakschik , Matthias Goldbach , Thomas Mikolajick , Thomas Hecht
- 主分类号: H01L21/336
- IPC分类号: H01L21/336
摘要:
Charge-trapping regions are arranged beneath lower edges of the gate electrode separate from one another. Source/drain regions are formed in self-aligned manner with respect to the charge-trapping regions by means of a doping process at low energy in order to form shallow junctions laterally extending only a small distance beneath the charge-trapping regions. The self-alignment ensures a large number of program-erase cycles with high effectiveness and good data retention, because the locations of the injections of charge carriers of opposite signs are narrowly and exactly defined.
公开/授权文献
- US07132337B2 Charge-trapping memory device and method of production 公开/授权日:2006-11-07
信息查询
IPC分类: