- 专利标题: Semiconductor integrated circuit with delay test circuit, and method for testing semiconductor integrated circuit
-
申请号: US11348414申请日: 2006-02-07
-
公开(公告)号: US20060179376A1公开(公告)日: 2006-08-10
- 发明人: Toshiharu Asaka
- 申请人: Toshiharu Asaka
- 专利权人: NEC Electronics Corporation
- 当前专利权人: NEC Electronics Corporation
- 优先权: JP2005-032287 20050208
- 主分类号: G01R31/28
- IPC分类号: G01R31/28
摘要:
A semiconductor integrated circuit includes an input side flip-flop; a combinational circuit having an input connected with the input side flip-flop; an output side flip-flop connected with an output of the combinational circuit; and a delay test circuit. The delay test circuit generates output clock pulses by removing an optional one from equal to or more than 3 continuing clock pulses of an input clock signal, and supplies the output clock pulse to the input side flip-flop and the output side flip-flop.
公开/授权文献
信息查询