发明申请
- 专利标题: Memory device
- 专利标题(中): 内存设备
-
申请号: US11477788申请日: 2006-06-30
-
公开(公告)号: US20070007553A1公开(公告)日: 2007-01-11
- 发明人: Yasuo Murakuki , Takashi Miki
- 申请人: Yasuo Murakuki , Takashi Miki
- 申请人地址: JP Kadoma-shi
- 专利权人: Matsushita Electric Industrial Co., Ltd.
- 当前专利权人: Matsushita Electric Industrial Co., Ltd.
- 当前专利权人地址: JP Kadoma-shi
- 优先权: JP2005-193230 20050701
- 主分类号: H01L27/10
- IPC分类号: H01L27/10
摘要:
An object of the present invention is to provide, in an FeRAM memory device fixed to a cell plate, a memory device in which RES_N (source line) of a reset transistor for resetting a storage node has a low resistance. A memory cell (101) includes a ferroelectric capacitance, a first MOS transistor for selecting the memory cell, and a second MOS transistor which is a reset transistor for resetting the storage node. Potential is supplied to RES_N (source line) (impurity activation region) of the second MOS transistor through the following two conductive layers: an impurity activation region which is a conductive layer below an upper electrode of the ferroelectric capacitance, and a bit-line formation wiring layer making up a bit line BL. This configuration makes it possible to supply potential to RES_N (source line) with a low resistance and perform a stable operation.
信息查询
IPC分类: