发明申请
- 专利标题: Opposite-phase scheme for peak current reduction
- 专利标题(中): 峰值电流降低的相位方案
-
申请号: US11285007申请日: 2005-11-23
-
公开(公告)号: US20070040596A1公开(公告)日: 2007-02-22
- 发明人: Yow-Tyng Nieh , Sheng-Yu Hsu , Shih-Hsu Huang , Yeong-Jar Chang
- 申请人: Yow-Tyng Nieh , Sheng-Yu Hsu , Shih-Hsu Huang , Yeong-Jar Chang
- 优先权: TW094128109 20050817
- 主分类号: G06F1/04
- IPC分类号: G06F1/04
摘要:
We propose an opposite-phase scheme for peak current reduction. The basic idea is to divide the clock buffers at each level of the clock tree into two sets: one half of the clock buffers operate at the same phase as the clock source, and the other half of the clock buffers operate at the opposite phase to the clock source. Consequently, our approach can effectively reduce the peak current of the clock tree. The method enables the opposite-phase scheme to combine with the electronic design automation (EDA) tools that are commonly used in modern industries.
公开/授权文献
- US07352212B2 Opposite-phase scheme for peak current reduction 公开/授权日:2008-04-01
信息查询