发明申请
- 专利标题: Testing ram address decoder for resistive open defects
- 专利标题(中): 测试ram地址解码器用于电阻开路缺陷
-
申请号: US10557375申请日: 2004-05-14
-
公开(公告)号: US20070067706A1公开(公告)日: 2007-03-22
- 发明人: Mohamed Azimane , Ananta Majhi
- 申请人: Mohamed Azimane , Ananta Majhi
- 申请人地址: NL 5621 BA EINDHOVEN
- 专利权人: KONINKLIJKE PHILIPS ELECTRONICS N.V. GROENEWOUDSEWEG 1
- 当前专利权人: KONINKLIJKE PHILIPS ELECTRONICS N.V. GROENEWOUDSEWEG 1
- 当前专利权人地址: NL 5621 BA EINDHOVEN
- 优先权: EP03101471.5 20030522
- 国际申请: PCT/IB04/50696 WO 20040514
- 主分类号: H04L1/00
- IPC分类号: H04L1/00
摘要:
Hard-open defects between logic gates of, for example, an address decoder and the voltage supply which result in logical and sequential delay behavior render a memory conditionally inoperative. A method and apparatus for testing integrated circuits for these types of faults is proposed, in which two cells of two logically adjacent rows or columns are written with complementary logic data. If a read operation reveals the data in the two cells to be identical, the presence and location of a hard-open defect is demonstrated. The read and write operations each occur as a result of a clock pulse, and the method includes the steps of setting a clock cycle such that, in the event that said first cell is demonstrating slow-to-fall behavior, the reading cycle will be caused to be performed before the logic state of said first cell has fallen to its minimum level, and/or of setting the width of said clock pulses such that, in the event that the first cell is demonstrating slow-to-rise behavior, the reading cycle will be caused to be performed before the logic state of said first cell has risen to its maximum level.
公开/授权文献
- US07392465B2 Testing ram address decoder for resistive open defects 公开/授权日:2008-06-24
信息查询