发明申请
US20070081410A1 WAFER LEVEL I/O TEST AND REPAIR ENABLED BY I/O LAYER
失效
由I / O层启用的WAFER LEVEL I / O测试和维修
- 专利标题: WAFER LEVEL I/O TEST AND REPAIR ENABLED BY I/O LAYER
- 专利标题(中): 由I / O层启用的WAFER LEVEL I / O测试和维修
-
申请号: US11163167申请日: 2005-10-07
-
公开(公告)号: US20070081410A1公开(公告)日: 2007-04-12
- 发明人: Kerry Bernstein , Paul Coteus , Ibrahim Elfadel , Philip Emma , Daniel Friedman , Ruchir Puri , Mark Ritter , Jeannine Trewhella , Albert Young
- 申请人: Kerry Bernstein , Paul Coteus , Ibrahim Elfadel , Philip Emma , Daniel Friedman , Ruchir Puri , Mark Ritter , Jeannine Trewhella , Albert Young
- 申请人地址: US NY Armonk
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人地址: US NY Armonk
- 主分类号: G11C8/00
- IPC分类号: G11C8/00
摘要:
A 3D chip having at least one I/O layer connected to other 3D chip layers by a vertical bus such that the I/O layer(s) may accommodate protection and off-chip device drive circuits, customization circuits, translation circuits, conversions circuits and/or built-in self-test circuits capable of comprehensive chip or wafer level testing wherein the I/O layers function as a testhead. Substitution of I/O circuits or structures may be performed using E-fuses or the like responsive to such testing.
公开/授权文献
- US07521950B2 Wafer level I/O test and repair enabled by I/O layer 公开/授权日:2009-04-21
信息查询