发明申请
US20070096200A1 Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory
审中-公开
用于高速随机存取存储器侧壁控制栅极的自对准导电间隔物工艺
- 专利标题: Self-aligned conductive spacer process for sidewall control gate of high-speed random access memory
- 专利标题(中): 用于高速随机存取存储器侧壁控制栅极的自对准导电间隔物工艺
-
申请号: US11642658申请日: 2006-12-21
-
公开(公告)号: US20070096200A1公开(公告)日: 2007-05-03
- 发明人: Tzyh-Cheang Lee , Fu-Liang Yang , Jiunn-Ren Hwang , Tsung-Lin Lee
- 申请人: Tzyh-Cheang Lee , Fu-Liang Yang , Jiunn-Ren Hwang , Tsung-Lin Lee
- 主分类号: H01L29/788
- IPC分类号: H01L29/788
摘要:
A self-aligned conductive spacer process for fabricating sidewall control gates on both sides of a floating gate for high-speed RAM applications, which can well define dimensions and profiles of the sidewall control gates. A conductive layer is formed on the dielectric layer to cover a floating gate patterned on a semiconductor substrate. Oxide spacer are formed on the conductive layer adjacent to the sidewalls of the floating gate. Performing an anisotropic etch process on the conductive layer and using the oxide spacers as a hard mask, a conductive spacers are self-aligned fabricated at both sides of the floating gate, serving as sidewall control gates.
信息查询
IPC分类: