发明申请
- 专利标题: Flexible scan architecture
-
申请号: US11520203申请日: 2006-09-12
-
公开(公告)号: US20070168767A1公开(公告)日: 2007-07-19
- 发明人: Talal Jaber , Srinivas Patil , Larry Thatcher , Chih-Jen Lin , Anil Sabbavarapu , David Wu , Madhukar Reddy
- 申请人: Talal Jaber , Srinivas Patil , Larry Thatcher , Chih-Jen Lin , Anil Sabbavarapu , David Wu , Madhukar Reddy
- 主分类号: G11B20/20
- IPC分类号: G11B20/20 ; G06K5/04 ; G11B5/00
摘要:
A testing architecture for testing a complex integrated circuit in which each functional unit may be tested independently of the others. Embodiments of the invention allow testing of functional units to take place at slower or faster clock speeds than other portions of the processor without incurring delay or other adverse timing effects.
信息查询