-
公开(公告)号:US08424106B2
公开(公告)日:2013-04-16
申请号:US12779121
申请日:2010-05-13
CPC classification number: H04L63/14
Abstract: A method, system, and computer usable program product for securing a data communication against attacks are provided in the illustrative embodiments. A segment in the data communication is received at a first application executing in a first data processing system. The segment is formed according to a data communication protocol and includes an option. The option includes a current clue and a next clue. The current clue is compared with a saved next clue, the saved next clue being a next clue in a previous segment. The segment is accepted as being a valid segment in the data communication if the current clue matches the saved next clue. A part of the segment is sent to a consumer application.
Abstract translation: 在说明性实施例中提供了用于保护数据通信不受攻击的方法,系统和计算机可用程序产品。 在第一数据处理系统中执行的第一应用程序接收数据通信中的段。 该段根据数据通信协议形成,并包括一个选项。 该选项包括当前线索和下一条线索。 将当前线索与保存的下一条线索进行比较,保存的下一条线索是先前段落中的下一条线索。 如果当前线索与保存的下一个线索相匹配,则该段被接受为数据通信中的有效段。 该段的一部分被发送到消费者应用程序。
-
2.
公开(公告)号:US20120233504A1
公开(公告)日:2012-09-13
申请号:US13044257
申请日:2011-03-09
Applicant: Srinivas Patil , Abhijit Jas
Inventor: Srinivas Patil , Abhijit Jas
IPC: G06F11/00
CPC classification number: G06F11/263 , G06F11/2242 , G06F11/3656
Abstract: A Test Access Mechanism (TAM) architecture for facilitating testing of IP blocks integrated on a System on a Chip (SoC). The TAM architecture includes a Test Controller and one or more Test Wrappers that are integrated on the SoC proximate to IP blocks. Test data and commands corresponding to input from an external tester are packaged by the Test Controller and sent to the Test Wrappers via an interconnect fabric. The Test Wrappers employ one or more test ports to provide test data, control, and/or stimulus signals to the IP block to facilitate circuit-level testing of the IP block. Test results for the circuit-level tests are returned to the Test Controller via the fabric. Test Wrappers may be configured to pass through interconnect signals, enabling functional testing of IP blocks to be facilitated via test packages and test results transmitted between the Test Controller and the IP blocks via the fabric.
Abstract translation: 一种测试访问机制(TAM)体系结构,用于促进集成在片上系统(SoC)上的IP块的测试。 TAM架构包括一个测试控制器和一个或多个集成在靠近IP模块的SoC上的测试包装器。 与外部测试仪的输入相对应的测试数据和命令由测试控制器打包,并通过互连结构发送到测试包装机。 测试包装器采用一个或多个测试端口向IP块提供测试数据,控制和/或激励信号,以便于IP块的电路级测试。 电路级测试的测试结果通过结构返回测试控制器。 测试包装器可以被配置为通过互连信号,从而通过测试包和通过该结构在测试控制器和IP块之间传输的测试结果来促进IP块的功能测试。
-
公开(公告)号:US07155648B2
公开(公告)日:2006-12-26
申请号:US10666169
申请日:2003-09-19
Applicant: Abhijit Jas , Srinivas Patil
Inventor: Abhijit Jas , Srinivas Patil
IPC: G01R31/3177 , G01R31/3187
CPC classification number: G06F11/263 , G01R31/318547 , G01R31/318566
Abstract: An apparatus has an integrated circuit that includes a seed register, a linear feedback shift register to load a test vector into a number of scan chains, and a signature register to receive a test response from the scan chains. The seed register, the linear feedback shift register, and the signature register each have the same register length. The linear feedback shift register and the signature register have the same shift frequency that is greater than a frequency at which a seed vector is loaded into the seed register. The linear feedback shift register is adapted to be selectively provided with bits to control a degree to which its vector is dependent on previous vectors. The scan chains may be configured as a single group providing a test response to a single input signature register or a set of groups providing a test response to a multiple input signature register.
Abstract translation: 一种装置具有集成电路,其包括种子寄存器,用于将测试矢量加载到多个扫描链中的线性反馈移位寄存器,以及用于从扫描链接收测试响应的签名寄存器。 种子寄存器,线性反馈移位寄存器和签名寄存器各自具有相同的寄存器长度。 线性反馈移位寄存器和签名寄存器具有与将种子向量加载到种子寄存器中的频率相同的移位频率。 线性反馈移位寄存器适于选择性地提供位以控制其向量依赖于先前向量的程度。 扫描链可以被配置为向单个输入签名寄存器或提供对多输入签名寄存器的测试响应的一组组提供测试响应的单个组。
-
公开(公告)号:US5912900A
公开(公告)日:1999-06-15
申请号:US767244
申请日:1996-12-13
Applicant: Christopher McCall Durham , Peter Juergen Klim , Srinivas Patil
Inventor: Christopher McCall Durham , Peter Juergen Klim , Srinivas Patil
IPC: G01R31/3185 , G01R31/28
CPC classification number: G01R31/318536
Abstract: From a first circuit, information is output in response to acknowledgement signals. From a second circuit, the acknowledgement signals are output in response to the second circuit receiving portions of the information from the first circuit. The portions and the acknowledgement signals are output asynchronously with respect to one another. With at least one of the first and second circuits, a signal having a logic state is received, the logic state is latched, and an operation is performed in response to the latched logic state.
Abstract translation: 从第一电路,响应于确认信号输出信息。 响应于第二电路接收来自第一电路的信息的部分,从第二电路输出确认信号。 部分和确认信号相对于彼此异步地输出。 利用第一和第二电路中的至少一个,接收到具有逻辑状态的信号,锁存逻辑状态,并且响应于锁存的逻辑状态执行操作。
-
公开(公告)号:US5870411A
公开(公告)日:1999-02-09
申请号:US767243
申请日:1996-12-13
Applicant: Christopher McCall Durham , Peter Juergen Klim , Srinivas Patil
Inventor: Christopher McCall Durham , Peter Juergen Klim , Srinivas Patil
IPC: G01R31/28
CPC classification number: G01R31/318544
Abstract: From a first circuit, first information is output in response to acknowledgement signals. From a second circuit, second information and the acknowledgement signals are output. The second information and the acknowledgement signals are output in response to the second circuit receiving portions of the first information from the first circuit during a functional mode of operation. The portions and the acknowledgement signals are output asynchronously with respect to one another. From a third circuit, third information is output in response to the second information. From a test circuit, the second information output from the second circuit is specified, so that the third circuit outputs the third information in response to the specified second information independent of the first information output from the first circuit during a test mode of operation.
Abstract translation: 从第一电路,响应于确认信号输出第一信息。 从第二电路输出第二信息和确认信号。 第二信息和确认信号在功能操作模式期间响应于第二电路接收来自第一电路的第一信息的部分而被输出。 部分和确认信号相对于彼此异步地输出。 从第三电路,响应于第二信息输出第三信息。 从测试电路,指定从第二电路输出的第二信息,使得第三电路在测试操作模式期间响应于指定的第二信息输出与第一电路输出的第一信息无关的第三信息。
-
公开(公告)号:US08522189B2
公开(公告)日:2013-08-27
申请号:US13044257
申请日:2011-03-09
Applicant: Srinivas Patil , Abhijit Jas
Inventor: Srinivas Patil , Abhijit Jas
IPC: G06F17/50
CPC classification number: G06F11/263 , G06F11/2242 , G06F11/3656
Abstract: A Test Access Mechanism (TAM) architecture for facilitating testing of IP blocks integrated on a System on a Chip (SoC). The TAM architecture includes a Test Controller and one or more Test Wrappers that are integrated on the SoC proximate to IP blocks. Test data and commands corresponding to input from an external tester are packaged by the Test Controller and sent to the Test Wrappers via an interconnect fabric. The Test Wrappers employ one or more test ports to provide test data, control, and/or stimulus signals to the IP block to facilitate circuit-level testing of the IP block. Test results for the circuit-level tests are returned to the Test Controller via the fabric. Test Wrappers may be configured to pass through interconnect signals, enabling functional testing of IP blocks to be facilitated via test packages and test results transmitted between the Test Controller and the IP blocks via the fabric.
-
公开(公告)号:US20070168767A1
公开(公告)日:2007-07-19
申请号:US11520203
申请日:2006-09-12
Applicant: Talal Jaber , Srinivas Patil , Larry Thatcher , Chih-Jen Lin , Anil Sabbavarapu , David Wu , Madhukar Reddy
Inventor: Talal Jaber , Srinivas Patil , Larry Thatcher , Chih-Jen Lin , Anil Sabbavarapu , David Wu , Madhukar Reddy
CPC classification number: G01R31/318552 , G01R31/318594 , G06F11/2236
Abstract: A testing architecture for testing a complex integrated circuit in which each functional unit may be tested independently of the others. Embodiments of the invention allow testing of functional units to take place at slower or faster clock speeds than other portions of the processor without incurring delay or other adverse timing effects.
-
公开(公告)号:US07197721B2
公开(公告)日:2007-03-27
申请号:US10321074
申请日:2002-12-17
Applicant: Srinivas Patil , Sandip Kundu
Inventor: Srinivas Patil , Sandip Kundu
IPC: G06F17/50
CPC classification number: G06F11/2733 , G01R31/31921 , H03M7/46
Abstract: According to some embodiments, provided are a pseudo-random sequence generator to generate a pseudo-random sequence of data values, a decoder to receive compressed weight values and to generate decompressed weight values, and a weighting unit to receive the pseudo-random sequence of data values, to receive the decompressed weight values and to weight the pseudo-random sequence of data values based on the decompressed weight values.
Abstract translation: 根据一些实施例,提供了一种用于产生数据值的伪随机序列的伪随机序列发生器,用于接收压缩权重值并生成解压缩权重值的解码器,以及加权单元,用于接收伪随机序列的伪随机序列 数据值,以接收解压缩权重值,并且基于解压缩权重值对数据值的伪随机序列加权。
-
公开(公告)号:US20050066244A1
公开(公告)日:2005-03-24
申请号:US10666169
申请日:2003-09-19
Applicant: Abhijit Jas , Srinivas Patil
Inventor: Abhijit Jas , Srinivas Patil
IPC: G01R31/3185 , G06F11/263 , G06F11/00 , G01R31/28
CPC classification number: G06F11/263 , G01R31/318547 , G01R31/318566
Abstract: An apparatus has an integrated circuit that includes a seed register, a linear feedback shift register to load a test vector into a number of scan chains, and a signature register to receive a test response from the scan chains. The seed register, the linear feedback shift register, and the signature register each have the same register length. The linear feedback shift register and the signature register have the same shift frequency that is greater than a frequency at which a seed vector is loaded into the seed register. The linear feedback shift register is adapted to be selectively provided with bits to control a degree to which its vector is dependent on previous vectors. The scan chains may be configured as a single group providing a test response to a single input signature register or a set of groups providing a test response to a multiple input signature register.
Abstract translation: 一种装置具有集成电路,其包括种子寄存器,用于将测试矢量加载到多个扫描链中的线性反馈移位寄存器,以及用于从扫描链接收测试响应的签名寄存器。 种子寄存器,线性反馈移位寄存器和签名寄存器各自具有相同的寄存器长度。 线性反馈移位寄存器和签名寄存器具有与将种子向量加载到种子寄存器中的频率相同的移位频率。 线性反馈移位寄存器适于选择性地提供位以控制其向量依赖于先前向量的程度。 扫描链可以被配置为向单个输入签名寄存器或提供对多输入签名寄存器的测试响应的一组组提供测试响应的单个组。
-
公开(公告)号:US20110283367A1
公开(公告)日:2011-11-17
申请号:US12779121
申请日:2010-05-13
IPC: G06F21/00
CPC classification number: H04L63/14
Abstract: A method, system, and computer usable program product for securing a data communication against attacks are provided in the illustrative embodiments. A segment in the data communication is received at a first application executing in a first data processing system. The segment is formed according to a data communication protocol and includes an option. The option includes a current clue and a next clue. The current clue is compared with a saved next clue, the saved next clue being a next clue in a previous segment. The segment is accepted as being a valid segment in the data communication if the current clue matches the saved next clue. A part of the segment is sent to a consumer application.
Abstract translation: 在说明性实施例中提供了用于保护数据通信不受攻击的方法,系统和计算机可用程序产品。 在第一数据处理系统中执行的第一应用程序接收数据通信中的段。 该段根据数据通信协议形成,并包括一个选项。 该选项包括当前线索和下一条线索。 将当前线索与保存的下一条线索进行比较,保存的下一条线索是先前段落中的下一条线索。 如果当前线索与保存的下一个线索相匹配,则该段被接受为数据通信中的有效段。 该段的一部分被发送到消费者应用程序。
-
-
-
-
-
-
-
-
-