Invention Application
US20070234433A1 Chipset configuration authentication via manageability engine 有权
通过可管理引擎进行芯片组配置认证

Chipset configuration authentication via manageability engine
Abstract:
An embodiment of the present invention is a technique to provide a secure authentication of chipset configuration. A first chipset configuration (CC) register set in an input/output (I/O) manageability engine (ME) partition authenticates and controls enabling a CC functionality. The I/O ME partition manages I/O resources shared with a processor in a secure manner. A second CC register set in a processor interface space provides the CC functionality. The second CC register set includes a global enable register having an enable field securely accessible to the I/O ME partition in a read and write-once accessibility and accessible to the processor via the processor interface space in a read-only accessibility.
Public/Granted literature
Information query
Patent Agency Ranking
0/0