发明申请
- 专利标题: DELAY-LOCKED LOOP APPARATUS AND DELAY-LOCKED METHOD
- 专利标题(中): 延迟锁定装置和延迟锁定方法
-
申请号: US11683500申请日: 2007-03-08
-
公开(公告)号: US20070262798A1公开(公告)日: 2007-11-15
- 发明人: Won Joo YUN , Hyun Woo LEE
- 申请人: Won Joo YUN , Hyun Woo LEE
- 优先权: KR10-2006-0043014 20060512
- 主分类号: H03L7/06
- IPC分类号: H03L7/06
摘要:
A delay-locked loop device compensates a skew between an external clock and data or between an external clock and an internal clock particularly by applying a single delay model portion, a complementary phase multiplexing, and a cascade delay line. This device performs an operation by selecting any one of an external clock signal (CLK) and an inverted external clock signal (CLKB) using a multiplexing portion 200, aligning the selected clock signal at a rising edge of the external clock signal (CLK) through a first single coarse delay line 212, a first dual coarse delay line 222, and a first fine delay unit 223 according to the phase comparison with a feedback clock signal (FBCLK) through a delay model portion 250, then receiving a clock signal through the first single coarse delay line 212 to the second single coarse delay line 214 to align the rising edges of the rising clock signal (RCLK) and the falling clock signal (FCLK).
公开/授权文献
- US07560963B2 Delay-locked loop apparatus and delay-locked method 公开/授权日:2009-07-14
信息查询