发明申请
- 专利标题: INTERLOCKED SYNCHRONOUS PIPELINE CLOCK GATING
- 专利标题(中): 互锁同步管道时钟增益
-
申请号: US11846847申请日: 2007-08-29
-
公开(公告)号: US20070294548A1公开(公告)日: 2007-12-20
- 发明人: Hans JACOBSON , Prabhakar Kudva , Pradip Bose , Peter COOK , Stanley SCHUSTER
- 申请人: Hans JACOBSON , Prabhakar Kudva , Pradip Bose , Peter COOK , Stanley SCHUSTER
- 申请人地址: US NY Armonk 10504
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPERATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPERATION
- 当前专利权人地址: US NY Armonk 10504
- 主分类号: G06F1/26
- IPC分类号: G06F1/26
摘要:
An integrated circuit including a pipeline and a method of operating the pipeline. Each stage of the pipeline is triggered by one or more triggering events and are individually, and selectively, stalled by a stall signal. For each stage a stall signal, delayed with respect to the stall signal of a downstream stage, is generated and used to select whether the pipeline stage in question is triggered. A data valid signal propagating with valid data adds further selection, such that only stages with valid data are stalled.
公开/授权文献
- US07685457B2 Interlocked synchronous pipeline clock gating 公开/授权日:2010-03-23
信息查询