发明申请
- 专利标题: Clock Recovery Circuit And Receiver Using The Circuit
- 专利标题(中): 使用电路的时钟恢复电路和接收器
-
申请号: US10591152申请日: 2005-03-18
-
公开(公告)号: US20070297549A1公开(公告)日: 2007-12-27
- 发明人: Hideki Nakahara , Tomohiro Kimura , Hitoshi Takai , Kenichi Mori
- 申请人: Hideki Nakahara , Tomohiro Kimura , Hitoshi Takai , Kenichi Mori
- 优先权: JP2004-079298 20040318
- 国际申请: PCT/JP05/05596 WO 20050318
- 主分类号: H04L7/00
- IPC分类号: H04L7/00
摘要:
A clock recovery circuit capable of fast and accurate clock phase locking even in the presence of frequency shift and noise. The input signal includes, in order, a preamble with an alternating bit sequence pattern, a unique word and data. A detection unit detects zero crossings and measures the time interval therebetween. A 1-interval judgment unit judges whether an interval signal is within a predetermined range, and a 2-interval judgment unit sums two adjacent interval signals and judges whether the 2-interval signal is within a predetermined range. A control unit controls a zero-crossing signal based on the judgment result and outputs a valid zero-crossing signal if judged in the affirmative. A switching unit switches between outputting the zero-crossing signal and the valid zero-crossing signal as valid phase error information based on a frame reception signal input from a frame detection unit. A clock generation unit uses the valid phase error information in generating a symbol clock.
公开/授权文献
- US07724856B2 Clock recovery circuit and receiver using the circuit 公开/授权日:2010-05-25
信息查询