发明申请
US20080242016A1 METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS
审中-公开
用于制备半导体器件结构的方法,其具有降低的对于由方法形成的层叠和半导体器件结构的不可抵抗性
- 专利标题: METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS
- 专利标题(中): 用于制备半导体器件结构的方法,其具有降低的对于由方法形成的层叠和半导体器件结构的不可抵抗性
-
申请号: US12117232申请日: 2008-05-08
-
公开(公告)号: US20080242016A1公开(公告)日: 2008-10-02
- 发明人: Ethan Harrison Cannon , Toshiharu Furukawa , Mark Charles Hakey , David Vaclav Horak , Charles William Koburger , Jimmy Konstantinos Kontos , Jack Allan Mandelman , William Robert Tonti
- 申请人: Ethan Harrison Cannon , Toshiharu Furukawa , Mark Charles Hakey , David Vaclav Horak , Charles William Koburger , Jimmy Konstantinos Kontos , Jack Allan Mandelman , William Robert Tonti
- 申请人地址: US NY Armonk
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人地址: US NY Armonk
- 主分类号: H01L21/8238
- IPC分类号: H01L21/8238
摘要:
Semiconductor methods and device structures for suppressing latch-up in bulk CMOS devices. The method comprises forming a trench in the semiconductor material of the substrate with first sidewalls disposed between a pair of doped wells, also defined in the semiconductor material of the substrate. The method further comprises forming an etch mask in the trench to partially mask the base of the trench, followed by removing the semiconductor material of the substrate exposed across the partially masked base to define narrowed second sidewalls that deepen the trench. The deepened trench is filled with a dielectric material to define a trench isolation region for devices built in the doped wells. The dielectric material filling the deepened extension of the trench enhances latch-up suppression.
信息查询
IPC分类: