发明申请
- 专利标题: Latency Insensitive FIFO Signaling Protocol
- 专利标题(中): 延迟不敏感的FIFO信令协议
-
申请号: US12179970申请日: 2008-07-25
-
公开(公告)号: US20080281996A1公开(公告)日: 2008-11-13
- 发明人: Kenneth Alan Dockser , Victor Roberts Augsburg , James Norris Dieffenderfer , Jeffrey Todd Bridges , Robert Douglas Clancy , Thomas Andrew Sartorius
- 申请人: Kenneth Alan Dockser , Victor Roberts Augsburg , James Norris Dieffenderfer , Jeffrey Todd Bridges , Robert Douglas Clancy , Thomas Andrew Sartorius
- 申请人地址: US CA San Diego
- 专利权人: QUALCOMM INCORPORATED
- 当前专利权人: QUALCOMM INCORPORATED
- 当前专利权人地址: US CA San Diego
- 主分类号: G06F13/38
- IPC分类号: G06F13/38 ; G06F3/00
摘要:
Data from a source domain operating at a first data rate is transferred to a FIFO in another domain operating at a different data rate. The FIFO buffers data before transfer to a sink for further processing or storage. A source side counter tracks space available in the FIFO. In disclosed examples, the initial counter value corresponds to FIFO depth. The counter decrements in response to a data ready signal from the source domain, without delay. The counter increments in response to signaling from the sink domain of a read of data off the FIFO. Hence, incrementing is subject to the signaling latency between domains. The source may send one more beat of data when the counter indicates the FIFO is full. The last beat of data is continuously sent from the source until it is indicated that a FIFO position became available; effectively providing one more FIFO position.
公开/授权文献
- US07725625B2 Latency insensitive FIFO signaling protocol 公开/授权日:2010-05-25
信息查询