Invention Application
- Patent Title: DUAL STRESS LINERS FOR INTEGRATED CIRCUITS
- Patent Title (中): 用于集成电路的双应力线
-
Application No.: US11777290Application Date: 2007-07-13
-
Publication No.: US20090014807A1Publication Date: 2009-01-15
- Inventor: Teck Jung TANG , Dae Kwon Kang , Sunfei Fang , Tae Hoon Lee , Scott D. Allen , Fang Chen , Frank Huebinger , Jun Jung Kim , Jae Eun Park
- Applicant: Teck Jung TANG , Dae Kwon Kang , Sunfei Fang , Tae Hoon Lee , Scott D. Allen , Fang Chen , Frank Huebinger , Jun Jung Kim , Jae Eun Park
- Applicant Address: SG Singapore KR Suwon-Si US New York DE Munich
- Assignee: Chartered Semiconductor Manufacturing, Ltd.,Samsung Electronics Co., Ltd,International Business Machines Corporation,Infineon Technologies AG
- Current Assignee: Chartered Semiconductor Manufacturing, Ltd.,Samsung Electronics Co., Ltd,International Business Machines Corporation,Infineon Technologies AG
- Current Assignee Address: SG Singapore KR Suwon-Si US New York DE Munich
- Main IPC: H01L29/94
- IPC: H01L29/94 ; H01L21/8238

Abstract:
Dual stress liners for CMOS applications are provided. The dual stress liners can be formed from silicon nitride having a first portion for inducing a first stress and a second portion for inducing a second stress. An interface between the first and second stress portions is self-aligned and co-planar. To produce a co-planar self-aligned interface, polishing, for example, mechanical chemical polishing is used.
Information query
IPC分类: