发明申请
- 专利标题: DIFFERENTIAL OFFSET SPACER
- 专利标题(中): 差异偏移距离
-
申请号: US11870241申请日: 2007-10-10
-
公开(公告)号: US20090098695A1公开(公告)日: 2009-04-16
- 发明人: Shashank Ekbote , Deborah J. Riley , Borna Obradovic
- 申请人: Shashank Ekbote , Deborah J. Riley , Borna Obradovic
- 申请人地址: US TX Dallas
- 专利权人: Texas Instruments Incorporated
- 当前专利权人: Texas Instruments Incorporated
- 当前专利权人地址: US TX Dallas
- 主分类号: H01L21/8238
- IPC分类号: H01L21/8238 ; H01L21/8244
摘要:
A method of fabricating a CMOS integrated circuit includes the steps of providing a substrate having a semiconductor surface, forming a gate dielectric and a plurality of gate electrodes thereon in both NMOS and PMOS regions using the surface. A multi-layer offset spacer stack including a top layer and a compositionally different bottom layer is formed and the multi-layer spacer stack is etched to form offset spacers on sidewalls of the gate electrodes. The transistors designed to utilize a thinner offset spacer are covered with a first masking material, and transistors designed to utilize a thicker offset spacer are patterned and first implanted. At least a portion of the top layer is removed to leave the thinner offset spacers on sidewalls of the gate electrodes. The transistors designed to utilize the thicker offset spacer are covered with a second masking material, and the transistors designed to utilize the thinner offset spacer are patterned and second implanted. The fabrication of the integrated circuit is then completed.
公开/授权文献
- US07537988B2 Differential offset spacer 公开/授权日:2009-05-26
信息查询
IPC分类: