Invention Application
- Patent Title: BVDII Enhancement with a Cascode DMOS
- Patent Title (中): BVDII增强与Cascode DMOS
-
Application No.: US11960432Application Date: 2007-12-19
-
Publication No.: US20090159968A1Publication Date: 2009-06-25
- Inventor: Steve L. Merchant , John Lin , Sameer Pendharkar , Philip L. Hower
- Applicant: Steve L. Merchant , John Lin , Sameer Pendharkar , Philip L. Hower
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Main IPC: H01L27/088
- IPC: H01L27/088 ; H01L21/8234

Abstract:
Double diffused MOS (DMOS) transistors feature extended drain regions to provide depletion regions which drop high drain voltages to lower voltages at the gate edges. DMOS transistors exhibit lower drain breakdown potential in the on-state than in the off-state than in the off-state due to snapback by a parasitic bipolar transistor that exists in parallel with the DMOS transistor. The instant invention is a cascoded DMOS transistor in an integrated circuit incorporating an NMOS transistor on the DMOS source node to reverse bias the parasitic emitter-base junction during on-state operation, eliminating snapback. The NMOS transistor may be integrated with the DMOS transistor by connections in the interconnect system of the integrated circuit, or the NMOS transistor and DMOS transistor may be fabricated in a common p-type well and integrated in the IC substrate. Methods of fabricating an integrated circuit with the incentive cascoded DMOS transistor are also disclosed.
Information query
IPC分类: