发明申请
US20090164700A1 EFFICIENT MEMORY HIERARCHY IN SOLID STATE DRIVE DESIGN 有权
在固态驱动设计中有效的记忆层次分析

  • 专利标题: EFFICIENT MEMORY HIERARCHY IN SOLID STATE DRIVE DESIGN
  • 专利标题(中): 在固态驱动设计中有效的记忆层次分析
  • 申请号: US11960601
    申请日: 2007-12-19
  • 公开(公告)号: US20090164700A1
    公开(公告)日: 2009-06-25
  • 发明人: Richard ChenPing HouChih Hsueh
  • 申请人: Richard ChenPing HouChih Hsueh
  • 申请人地址: US CA Sunnyvale
  • 专利权人: SPANSION LLC
  • 当前专利权人: SPANSION LLC
  • 当前专利权人地址: US CA Sunnyvale
  • 主分类号: G06F12/02
  • IPC分类号: G06F12/02
EFFICIENT MEMORY HIERARCHY IN SOLID STATE DRIVE DESIGN
摘要:
Systems and methods for improving the performance and reliability of flash memory solid state drive devices are described herein. A flash memory array component stores data. A memory hierarchy component transfers data between the host and the flash memory array component. The memory hierarchy component includes a level one (“L1”) cache coupled to a merge buffer, the flash memory array component, and the host. The merge buffer is coupled to the flash memory array component. The L1 cache and merge buffer include volatile memory, and the host is coupled to the merge buffer and flash memory array component. The memory hierarchy component includes a write component and a read component. The write component writes data to at least one of the L1 cache, merge buffer, or flash memory array component. The read component reads data from at least one of the L1 cache, merge buffer, or flash memory array component.
公开/授权文献
信息查询
0/0