发明申请
- 专利标题: PIPELINE PROCESSOR
- 专利标题(中): 管道处理器
-
申请号: US12352154申请日: 2009-01-12
-
公开(公告)号: US20090187749A1公开(公告)日: 2009-07-23
- 发明人: Jun TANABE
- 申请人: Jun TANABE
- 申请人地址: JP Tokyo
- 专利权人: KABUSHIKI KAISHA TOSHIBA
- 当前专利权人: KABUSHIKI KAISHA TOSHIBA
- 当前专利权人地址: JP Tokyo
- 优先权: JP2008-008504 20080117
- 主分类号: G06F9/30
- IPC分类号: G06F9/30
摘要:
A bypass circuit is provided in a pipeline processor. A pipeline register is provided between an instruction execution stage and a write-back stage. The pipeline register stores a data validity flag and a WRITE control flag to control writing data into a general purpose register unit. The data retained in the pipeline register is allowed to be written back into the general purpose register unit when the WRITE control flag indicates “valid”. The pipeline register continues to retain the retained data even after the writing of the retained data into the general purpose register unit. The first pipeline register supplies the retained data to the second stage through the bypass circuit at the time of executing a subsequent instruction having data dependency on a preceding instruction.
公开/授权文献
信息查询