发明申请
US20090310405A1 Row-decoder and select gate decoder structures suitable for flashed-based EEPROM operating below +/-10v BVDS
失效
行解码器和选择门解码器结构,适用于低于+/- 10v BVDS的基于闪存的EEPROM
- 专利标题: Row-decoder and select gate decoder structures suitable for flashed-based EEPROM operating below +/-10v BVDS
- 专利标题(中): 行解码器和选择门解码器结构,适用于低于+/- 10v BVDS的基于闪存的EEPROM
-
申请号: US12456354申请日: 2009-06-16
-
公开(公告)号: US20090310405A1公开(公告)日: 2009-12-17
- 发明人: Peter Wung Lee , Fu-Chang Hsu , Hsing-Ya Tsao
- 申请人: Peter Wung Lee , Fu-Chang Hsu , Hsing-Ya Tsao
- 专利权人: Aplus Flash Technology, Inc.
- 当前专利权人: Aplus Flash Technology, Inc.
- 主分类号: G11C16/06
- IPC分类号: G11C16/06 ; G11C16/04 ; G11C8/00 ; G11C7/00 ; G11C5/14
摘要:
A nonvolatile memory device includes an array of EEPROM configured nonvolatile memory cells each having a floating gate memory transistor for storing a digital datum and a floating gate select transistor for activating the floating gate memory transistor for reading, programming, and erasing. The nonvolatile memory device has a row decoder to transfer the operational biasing voltage levels to word lines connected to the floating gate memory transistors for reading, programming, verifying, and erasing the selected nonvolatile memory cells. The nonvolatile memory device has a select gate decoder circuit transfers select gate control biasing voltages to the select gate control lines connected to the control gate of the floating gate select transistor for reading, programming, verifying, and erasing the floating gate memory transistor of the selected nonvolatile memory cells. The operational biasing voltage levels are generated to minimize operational disturbances and preventing drain to source breakdown in peripheral devices.
公开/授权文献
信息查询