发明申请
- 专利标题: Balancing A Signal Margin Of A Resistance Based Memory Circuit
- 专利标题(中): 平衡基于电阻的存储器电路的信号余量
-
申请号: US12338297申请日: 2008-12-18
-
公开(公告)号: US20100157654A1公开(公告)日: 2010-06-24
- 发明人: Seong-Ook Jung , Jisu Kim , Jee-Hwan Song , Seung H. Kang , Sei Seung Yoon , Mehdi Hamidi Sani
- 申请人: Seong-Ook Jung , Jisu Kim , Jee-Hwan Song , Seung H. Kang , Sei Seung Yoon , Mehdi Hamidi Sani
- 申请人地址: US CA San Diego
- 专利权人: QUALCOMM Incorporated
- 当前专利权人: QUALCOMM Incorporated
- 当前专利权人地址: US CA San Diego
- 主分类号: G11C11/00
- IPC分类号: G11C11/00 ; G11C11/14 ; G11C7/00 ; G11C7/06
摘要:
A resistance based memory circuit is disclosed. The circuit includes a first transistor load of a data cell and a bit line adapted to detect a first logic state. The bit line is coupled to the first transistor load and coupled to a data cell having a magnetic tunnel junction (MTJ) structure. The bit line is adapted to detect data having a logic one value when the bit line has a first voltage value, and to detect data having a logic zero value when the bit line has a second voltage value. The circuit further includes a second transistor load of a reference cell. The second transistor load is coupled to the first transistor load, and the second transistor load has an associated reference voltage value. A characteristic of the first transistor load, such as transistor width, is adjustable to modify the first voltage value and the second voltage value without substantially changing the reference voltage value.
公开/授权文献
信息查询