发明申请
US20100269083A1 Method of Employing Slew Dependent Pin Capacitances to Capture Interconnect Parasitics During Timing Abstraction of VLSI Circuits
有权
在定时抽取VLSI电路的过程中采用压摆相关引脚电容捕获互连寄生的方法
- 专利标题: Method of Employing Slew Dependent Pin Capacitances to Capture Interconnect Parasitics During Timing Abstraction of VLSI Circuits
- 专利标题(中): 在定时抽取VLSI电路的过程中采用压摆相关引脚电容捕获互连寄生的方法
-
申请号: US12426492申请日: 2009-04-20
-
公开(公告)号: US20100269083A1公开(公告)日: 2010-10-21
- 发明人: Debjit Sinha , Soroush Abbaspour , Adil Bhanji , Jeffrey M. Ritzinger
- 申请人: Debjit Sinha , Soroush Abbaspour , Adil Bhanji , Jeffrey M. Ritzinger
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 主分类号: G06F17/50
- IPC分类号: G06F17/50
摘要:
A method for converting interconnect parasitics of an interconnect network into slew dependent pin capacitances utilizes charge matching between predetermined voltage thresholds. During timing abstraction of a macro, parasitics of interconnects connected to the primary inputs are represented as slew dependent pin capacitances in an abstract model being created. Interconnect model order reduction is employed to speed the process. The generated abstract is subsequently used in place of each occurrence of the macro during chip level hierarchical static timing analysis, leading to an enhanced accuracy of the timing analysis of the logic components driving the abstracts.
公开/授权文献
信息查询