发明申请
- 专利标题: METHOD AND APPARATUS FOR INCREASED EFFECTIVENESS OF DELAY AND TRANSISTION FAULT TESTING
- 专利标题(中): 提高延迟和转换故障检测有效性的方法和装置
-
申请号: US12625703申请日: 2009-11-25
-
公开(公告)号: US20110121838A1公开(公告)日: 2011-05-26
- 发明人: Pamela S. Gillis , Jack R. Smith , Tad J. Wilder , Francis Woytowich , Tian Xia
- 申请人: Pamela S. Gillis , Jack R. Smith , Tad J. Wilder , Francis Woytowich , Tian Xia
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 主分类号: G01R31/02
- IPC分类号: G01R31/02 ; G06F1/04
摘要:
The invention disclosed herein provides increased effectiveness of delay and transition fault testing. The method of delay fault testing integrated circuits comprises the steps of creating a plurality of test clock gating groups. The plurality of test clock gating groups comprising elements defining inter-element signal paths within the integrated circuit. Each of the elements of the plurality of test clock gating groups share clock frequency and additional shared characteristics. At least one test signal is commonly and selectively connected through at least one low-speed gate transistor to each of the elements comprising each of the plurality of test clock gating groups based on membership in the test clock gating group. This invention can also be practiced using scan-enable gating groups for the same purposes.
公开/授权文献
信息查询