- 专利标题: SEMICONDUCTOR MEMORY DEVICE HAVING MEMORY BLOCK CONFIGURATION
-
申请号: US13178182申请日: 2011-07-07
-
公开(公告)号: US20110261617A1公开(公告)日: 2011-10-27
- 发明人: Taku OGURA , Tadaaki Yamauchi , Hidenori Mitani , Takashi Kubo , Kengo Aritomi
- 申请人: Taku OGURA , Tadaaki Yamauchi , Hidenori Mitani , Takashi Kubo , Kengo Aritomi
- 申请人地址: JP Kanagawa
- 专利权人: Renesas Electronics Corporation
- 当前专利权人: Renesas Electronics Corporation
- 当前专利权人地址: JP Kanagawa
- 优先权: JP2003-323633(P) 20030916
- 主分类号: G11C16/06
- IPC分类号: G11C16/06
摘要:
A memory array including memory mats is arranged in a U shape when seen in two dimensions, and a logic circuit and an analog circuit are arranged in a region unoccupied by the memory array. This facilitates transmission of power supply voltage and signals between the peripheral circuit including the analog and logic circuits and the pad band including power supply and data pads. The analog circuit is positioned close to the power supply pad, so that voltage drop due to the resistance of power supply interconnection is restricted. It is also possible to separate a charge pumping power supply interconnection and a peripheral circuit power supply interconnection in the vicinity of the power supply pad.
公开/授权文献
信息查询