Invention Application
US20120295434A1 SOLDER COLLAPSE FREE BUMPING PROCESS OF SEMICONDUCTOR DEVICE 有权
半导体器件的焊接自由保护工艺

SOLDER COLLAPSE FREE BUMPING PROCESS OF SEMICONDUCTOR DEVICE
Abstract:
A method of forming bumps of a semiconductor device with reduced solder bump collapse. The method includes preparing a semiconductor substrate in which pads are exposed externally from a passivation layer; forming a seed layer on the semiconductor substrate; forming a photoresist pattern to expose the seed layer on the pads; forming pillars by performing a primary electroplating on a region exposed by the photoresist pattern; forming a solder layer by performing a secondary electroplating on the pillars; removing the photoresist pattern; forming solder bumps, in which solders partially cover surfaces of the pillars, by performing a reflow process on the semiconductor substrate; and removing portions of the seed layer formed in regions other than the solder bumps.
Public/Granted literature
Information query
Patent Agency Ranking
0/0