Invention Application
- Patent Title: SOLDER COLLAPSE FREE BUMPING PROCESS OF SEMICONDUCTOR DEVICE
- Patent Title (中): 半导体器件的焊接自由保护工艺
-
Application No.: US13473728Application Date: 2012-05-17
-
Publication No.: US20120295434A1Publication Date: 2012-11-22
- Inventor: Moon-gi CHO , Sang-hee LEE , Jeong-woo PARK
- Applicant: Moon-gi CHO , Sang-hee LEE , Jeong-woo PARK
- Applicant Address: KR Suwon-si
- Assignee: Samsung Electronics Co., Ltd
- Current Assignee: Samsung Electronics Co., Ltd
- Current Assignee Address: KR Suwon-si
- Priority: KR10-2011-0046940 20110518
- Main IPC: H01L21/768
- IPC: H01L21/768

Abstract:
A method of forming bumps of a semiconductor device with reduced solder bump collapse. The method includes preparing a semiconductor substrate in which pads are exposed externally from a passivation layer; forming a seed layer on the semiconductor substrate; forming a photoresist pattern to expose the seed layer on the pads; forming pillars by performing a primary electroplating on a region exposed by the photoresist pattern; forming a solder layer by performing a secondary electroplating on the pillars; removing the photoresist pattern; forming solder bumps, in which solders partially cover surfaces of the pillars, by performing a reflow process on the semiconductor substrate; and removing portions of the seed layer formed in regions other than the solder bumps.
Public/Granted literature
- US08980739B2 Solder collapse free bumping process of semiconductor device Public/Granted day:2015-03-17
Information query
IPC分类: