发明申请
- 专利标题: METHODOLOGY FOR FABRICATING ISOTROPICALLY RECESSED SOURCE REGIONS OF CMOS TRANSISTORS
- 专利标题(中): 制造CMOS晶体管等离子体源区的方法
-
申请号: US13565035申请日: 2012-08-02
-
公开(公告)号: US20120305928A1公开(公告)日: 2012-12-06
- 发明人: Nicholas C. Fuller , Steve Koester , Isaac Lauer , Ying Zhang
- 申请人: Nicholas C. Fuller , Steve Koester , Isaac Lauer , Ying Zhang
- 申请人地址: US NY Armonk
- 专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人: INTERNATIONAL BUSINESS MACHINES CORPORATION
- 当前专利权人地址: US NY Armonk
- 主分类号: H01L29/786
- IPC分类号: H01L29/786
摘要:
A Field Effect Transistor (FET) device includes a gate stack formed over a channel region, a source region adjacent to the channel region, wherein a portion of a boundary between the source region and the channel region is defined along a plane defined by a sidewall of the gate stack, a drain region adjacent to the channel region, a portion of the drain region arranged below the gate stack, a native oxide layer disposed over a portion of the source region, along sidewalls of the gate stack, and over a portion of the drain region, a spacer arranged over a portion of the native oxide layer above the source region and the drain region and along the native oxide layer along the sidewalls of the gate stack.
信息查询
IPC分类: