Invention Application
- Patent Title: SEMICONDUCTOR MEMORY DEVICE
- Patent Title (中): 半导体存储器件
-
Application No.: US13471360Application Date: 2012-05-14
-
Publication No.: US20120314510A1Publication Date: 2012-12-13
- Inventor: Hidetoshi IKEDA , Koichi TAKEDA
- Applicant: Hidetoshi IKEDA , Koichi TAKEDA
- Applicant Address: JP Kanagawa
- Assignee: Renesas Electronics Corporation
- Current Assignee: Renesas Electronics Corporation
- Current Assignee Address: JP Kanagawa
- Priority: JP2011-131107 20110613
- Main IPC: G11C7/06
- IPC: G11C7/06 ; G11C7/08

Abstract:
Provided is a semiconductor memory device including a plurality of memory cells arranged in a matrix, a plurality of word lines arranged corresponding to each row of the memory cells, a plurality of bit line pairs arranged corresponding to each column of the memory cells, a column selector that selects any of the plurality of bit line pairs based on a column selection signal and connects the selected bit line pair to a data line pair, a precharge circuit that precharges the data line pair, a sense amplifier that amplifies a potential difference of the data line pair, and a control circuit that controls current for driving the sense amplifier based on potentials of the data line pair after a lapse of a specified period from start of amplification of the potential difference of the precharged data line pair by the sense amplifier.
Public/Granted literature
- US08559250B2 Semiconductor memory device capable of correcting the offset voltage of a sense amplifier Public/Granted day:2013-10-15
Information query