- 专利标题: CMOS IMPLEMENTATION OF GERMANIUM AND III-V NANOWIRES AND NANORIBBONS IN GATE-ALL-AROUND ARCHITECTURE
-
申请号: US13976411申请日: 2011-12-19
-
公开(公告)号: US20130270512A1公开(公告)日: 2013-10-17
- 发明人: Marko Radosavljevic , Ravi Pillarisetty , Gilbert Dewey , Niloy Mukherjee , Jack Kavalieros , Willy Rachmady , Van Le , Benjamin Chu-Kung , Matthew Metz , Robert Chau
- 申请人: Marko Radosavljevic , Ravi Pillarisetty , Gilbert Dewey , Niloy Mukherjee , Jack Kavalieros , Willy Rachmady , Van Le , Benjamin Chu-Kung , Matthew Metz , Robert Chau
- 国际申请: PCT/US11/65914 WO 20111219
- 主分类号: H01L27/092
- IPC分类号: H01L27/092 ; H01L21/8238
摘要:
Architectures and techniques for co-integration of heterogeneous materials, such as group III-V semiconductor materials and group IV semiconductors (e.g., Ge) on a same substrate (e.g. silicon). In embodiments, multi-layer heterogeneous semiconductor material stacks having alternating nanowire and sacrificial layers are employed to release nanowires and permit formation of a coaxial gate structure that completely surrounds a channel region of the nanowire transistor. In embodiments, individual PMOS and NMOS channel semiconductor materials are co-integrated with a starting substrate having a blanket layers of alternating Ge/III-V layers. In embodiments, vertical integration of a plurality of stacked nanowires within an individual PMOS and individual NMOS device enable significant drive current for a given layout area.
公开/授权文献
信息查询
IPC分类: