Invention Application
- Patent Title: Signal Processing
- Patent Title (中): 信号处理
-
Application No.: US14669965Application Date: 2015-03-26
-
Publication No.: US20150280950A1Publication Date: 2015-10-01
- Inventor: Timothy De Keulenaer , Renato Vaernewyck , Johan Bauwelinck , Guy Torfs
- Applicant: IMEC VZW , UNIVERSITEIT GENT
- Applicant Address: BE Gent BE Leuven
- Assignee: UNIVERSITEIT GENT,IMEC VZW
- Current Assignee: UNIVERSITEIT GENT,IMEC VZW
- Current Assignee Address: BE Gent BE Leuven
- Priority: EP14161804.1 20140326
- Main IPC: H04L27/06
- IPC: H04L27/06

Abstract:
Described herein is a multi-level to binary converter in which a cascade of differential limiting amplifiers are utilised for each signal path to provide both increased gain and increased bandwidth without having to trade one off against the other. Where the multi-level data is duobinary, cascaded amplifiers are coupled to a XOR logic gate. In each path, a copy of the duobinary signal is level shifted using an adjustable threshold before amplification in an amplifier. The shifted and amplified signal is then fed to another amplifier where it undergoes the same steps. The outputs from each path are fed to the XOR logic gate to generate the desired binary signal, corresponding to a decoded synchronized NRZ data stream. Such a multi-level to binary converter is capable of performing at data rates of 50 to 80 Gb/s and above, and can easily be integrated within a chip for high-speed electrical backplane communication, optical backplanes or optical fibre links.
Information query