Invention Application
US20150380310A1 Semiconductor Device and Method of Forming Conductive Vias by Direct Via Reveal with Organic Passivation 有权
半导体器件和通过直接透射与有机钝化形成导电通孔的方法

  • Patent Title: Semiconductor Device and Method of Forming Conductive Vias by Direct Via Reveal with Organic Passivation
  • Patent Title (中): 半导体器件和通过直接透射与有机钝化形成导电通孔的方法
  • Application No.: US14316225
    Application Date: 2014-06-26
  • Publication No.: US20150380310A1
    Publication Date: 2015-12-31
  • Inventor: Xing ZhaoDuk Ju NaLai Yee Chia
  • Applicant: STATS ChipPAC, Ltd.
  • Main IPC: H01L21/768
  • IPC: H01L21/768 H01L21/78 H01L23/48
Semiconductor Device and Method of Forming Conductive Vias by Direct Via Reveal with Organic Passivation
Abstract:
A semiconductor device has a semiconductor wafer and a conductive via formed partially through the semiconductor wafer. A portion of the semiconductor wafer and conductive via is removed by a chemical mechanical polishing process. The semiconductor wafer and conductive via are coplanar at first and second surfaces. A first insulating layer and a second insulating layer are formed over the conductive via and semiconductor wafer. The first insulating layer includes an inorganic material and the second insulating layer includes an organic material. An opening in the first and second insulating layers is formed over the conductive via while a second portion of the conductive via remains covered by the first and second insulating layers. A conductive layer is formed over the conductive via and first insulating layer. An interconnect structure is formed over the conductive layer. The semiconductor wafer is singulated into individual semiconductor die.
Information query
Patent Agency Ranking
0/0